

| Field     | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STR6_CONF | 5:4  | rw   | Reconfiguration of stream 6 to FIFO channel 2 Write of following double bit values is possible: The write protected bits of register F2A[i]_CTRL are only writable if the corresponding enable bit STR2_EN and STR6_EN of register F2A_ENABLE is cleared.  00 <sub>B</sub> Write: don't care, bits 1:0 will not be changed / Read: Stream 6 is mapped to FIFO buffer 6  01 <sub>B</sub> Stream 6 is mapped to FIFO buffer 6  10 <sub>B</sub> Stream 6 s mapped to FIFO buffer 2  11 <sub>B</sub> Write: don't care, bits 1:0 will not be changed / Read: Stream 6 is mapped to FIFO buffer 2 |
| STR7_CONF | 7:6  | rw   | Reconfiguration of stream 7 to FIFO channel 3 Write of following double bit values is possible: The write protected bits of register F2A[i]_CTRL are only writable if the corresponding enable bit STR3_EN and STR7_EN of register F2A_ENABLE is cleared.  00 <sub>B</sub> Write: don't care, bits 1:0 will not be changed / Read: Stream 7 is mapped to FIFO buffer 7  01 <sub>B</sub> Stream 7 is mapped to FIFO buffer 7  10 <sub>B</sub> Stream 7 s mapped to FIFO buffer 3  11 <sub>B</sub> Write: don't care, bits 1:0 will not be changed / Read: Stream 7 is mapped to FIFO buffer 3 |
| 0         | 31:8 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### 28.10 Clock Management Unit (CMU)

#### 28.10.1 Overview

The Clock Management Unit (CMU) is responsible for clock generation of the counters and of the GTM. The CMU consists of three sub-units that generate different clock sources for the whole GTM. The primary clock source for this sub-module is the cluster 0 clock signal cls0\_clk which is defined by the value of bit field CLS0\_CLK\_DIV in the register GTM\_CLS\_CLK\_CFG. Figure 27 shows a block diagram of the CMU.

The Configurable Clock Generation (CFGU) sub-unit provides eight dedicated clock sources for the following GTM modules: TIM, ATOM, TBU, and MON. Each instance of such a module can choose an arbitrary clock source, in order to specify wide-ranging time bases.

The Fixed Clock Generation (FXU) sub-unit generates predefined non-configurable clocks *CMU\_FXCLK[y]* (y: 0...4) for the TOM modules and the MON module. The *CMU\_FXCLK[y]* signals are derived from the *CMU\_GCLK\_EN* signal generated by the Global Clock Divider. The dividing factors are defined as 2<sup>0</sup>, 2<sup>4</sup>, 2<sup>8</sup>, 2<sup>12</sup>, and 2<sup>16</sup>.

The External Clock Generation (EGU) sub-unit is able to generate up to three chip external clock signals visible at *CMU\_ECLK*[*z*] (z: 0...2) with a duty cycle of about 50%.

The External Clock Generation (EGU) sub-unit is able to generate clock CMU\_CLK8 for module CCM to manage 2 clock domains.

The clock source signals  $CMU\_CLK[x]$  (x: 0...7) and  $CMU\_FXCLK[y]$  are implemented in form of enable signals for the corresponding registers, which means that the actual clock signal of all registers always use the  $CLSO\_CLK$  signal.



The four configurable clock signals CMU\_CLK0, CMU\_CLK1, CMU\_CLK6 and CMU\_CLK7 are used for the TIM filter counters.



Figure 27 CMU Block Diagram



#### 28.10.2 Global Clock Divider

The sub block Global Clock Divider can be used to divide the CMU primary source signal CLS0\_CLK into a common subdivided clock signal.

The divided clock signal of the sub block Global Clock Divider is implemented as an enable signal that enables dedicated clocks from the CLSO\_CLK signal to generate the user specified divided clock frequency.

The resulting fractional divider (Z/N) specified through equation:

### $T_{\text{CMU\_GCLK\_EN}} = (Z/N) * T_{\text{CLS0\_CLK}}$

is implemented according the following algorithm

- (Z: CMU\_GCLK\_NUM(23:0); N: CMU\_GCLK\_DEN(23:0); Z,N >0)
- (1) Set remainder (*R*), operand1 (<i>OP1</i>) and operand2 (<i>OP2</i>) register during INIT-phase (with implicit conversion to signed):

```
R=Z, OP1=N, OP2=N-Z;
```

- (2) After leaving INIT-phase (at least one *CMU\_CLK[x]* has been enabled) the sign of remainder R for each CLS0\_*CLK* cycle will be checked:
- (3) If *R*>0 keep updating remainder and keep *CMU\_GCLK\_EN='0'*: *R=R-OP1*:
- (4) If R<0 update remainder and set CMU\_GCLK\_EN='1':

R=R-OP2

After at most (Z/N+1) subtractions (3) there will be a negative R and an active phase of the generated clock enable (for one cycle) will be triggered (4). The remainder R is a measure for the distance to a real Z/N clock and will be regarded for the next generated clock enable cycle phase. The new R value will be R=R+(Z-N). In the worst case the remainder R will sum up to an additional cycle in the generated clock enable period after Z-cycles. In the other cases equally distributed additional cycles will be inserted for the generated clock enable. If Z is an integer multiple of N no additional cycles will be included for the generated clock enable at all.

Note that for a better resource sharing all arithmetic has been reduced to subtractions and the initialization of the remainder *R* uses the complement of (*Z-N*).

#### 28.10.3 Configurable Clock Generation sub-unit (CFGU)

The CMU sub-unit CFGU provides up to eight configurable clock divider blocks that divide the common CMU\_GCLK\_EN signal into dedicated enable signals for the GTM sub blocks.

The configuration of the eight different clock signals  $CMU\_CLK[x]$  (x: 0...7) always depends on the configuration of the global clock enable signal  $CMU\_GCLK\_EN$ . Additionally, each clock source has its own configuration data, provided by the control register  $CMU\_CLK\_[x]\_CTRL$  (x=0..7).

According to the configuration of the Global Clock Divider, the configuration of the Clock Source x Divider is done by setting an appropriate value in the bit field **CLK\_CNT[x]** of the register **CMU\_CLK\_[x]\_CTRL**.

The frequency fx = 1/Tx of the corresponding clock enable signal  $CMU\_CLK[x]$  can be determined by the unsigned representation of  $CLK\_CNT[x]$  of the register  $CMU\_CLK\_[x]\_CTRL$  in the following way:

### $T_{CMU\ CLK}[x] = (CLK_CNT[x] + 1) * T_{CMU\ GCLK\ EN}$

The corresponding wave form is shown in Figure 28.

Each clock signal CMU\_CLK[x] can be enabled individually by setting the appropriate bit field **EN\_CLK[x]** in the register **CMU\_CLK\_EN**. Except for CMU\_CLK6 and CMU\_CLK7 individual enabling and disabling is active only if **CLK\_SEL** is reset.



Alternatively, clock source six and seven (CMU\_CLK6 and CMU\_CLK7) may provide the signal SUB\_INC1 and SUB\_INC2 coming from module DPLL as clock enable signal depending on the bit field CLK\_SEL(1:0) of the register CMU\_CLK\_6\_CTRL and on the bit field CLK\_SEL(1:0) of the register CMU\_CLK\_7\_CTRL.

CMU\_CLK8 is switched by CLK8\_EXT\_DIVIDER of the register CMU\_CLK\_CTRL between CLS0\_CLK and CMU\_ECLK0.

To switch the clock reference CMU\_GCLK\_EN with CMU\_ECLK1\_EN an input selector are used in all Clock Source Divider. The CMU\_ECLK1\_EN source is enabled by setting the appropriate bit field CMU[x]\_EXT\_DIVIDER in the register CMU\_CLK\_CTRL.

To avoid unexpected behavior of the hardware, the configuration of register **CMU\_CLK\_[x]\_CTRL** and **CMU\_CLK\_CTRL** can only be changed, when the corresponding clock signal *CMU\_CLK[x]* and *CMU\_ECLK[1]* is disabled.

Further, any changes to the registers **CMU\_GCLK\_NUM** and **CMU\_GCLK\_DEN** can only be performed, when all clock enable signals *CMU\_CLK[x]* and the **EN\_FXCLK** bit inside the **CMU\_CLK\_EN** register are disabled.

The clock source signals  $CMU\_CLK[x]$  (x: 0...7) and  $CMU\_FXCLK[y]$  are implemented in form of enable signals for the corresponding registers, which means that the actual clock signal of all registers always use the  $CLSO\_CLK$  signal.

The hardware guarantees that all clock signals  $CMU\_CLK[x]$  (x: 0...7), which were enabled simultaneous, are synchronized to each other. Simultaneous enabling does mean that the bits  $EN\_CLK[x]$  in the register  $CMU\_CLK\_EN$  are set by the same write access.



Figure 28 Wave Form of Generated Clock Signal CMU\_CLK[x]

#### 28.10.4 Fixed Clock Generation (FXU)

The FXU sub-unit generates fixed clock enables out of the *CMU\_GCLK\_EN* or one of the eight *CMU\_CLK[x]* enable signal depending on the **FXCLK\_SEL** bit field of the **CMU\_FXCLK\_CTRL** register. These clock enables are used for the PWM generation inside the TOM modules.

All clock enables *CMU\_FXCLK[y]* can be enabled or disabled simultaneous by setting the appropriate bit field **EN\_FXCLK** in the register **CMU\_CLK\_EN**.

The dividing factors are defined as  $2^0$ ,  $2^4$ ,  $2^8$ ,  $2^{12}$ , and  $2^{16}$ . The signals  $CMU\_FXCLK[y]$  are implemented in form of enable signals for the corresponding registers (see also **Figure 28**)

#### 28.10.5 External Generation Unit (EGU)

The EGU sub-unit generate up to three separate clock output signals CMU\_ECLK[z] (z: 0...2).

Each of these clock signals is derived from the corresponding External Clock Divider z sub block, which generates a clock signal derived from the GTM input clock *CLSO\_CLK*.

In contrast to the signals  $CMU\_CLK[x]$  and  $CMU\_FXCLK[y]$ , which are treated as simple enable signals for the registers, the signals  $CMU\_ECLK[z]$  have a duty cycle of about 50% that is used as a true clock signal for external peripheral components.



To manage a second global frequency CMU\_GCLK\_EN could be replaced by ECLK[1]\_EN for CMU\_CLK[x](x:0..7). Also the all-time enabled CMU\_CLK8 could be replaced by ECLK[0]\_EN.

Each of the external clocks dividers are enabled and disabled by setting the appropriate bit field **EN\_ECLK[z]** in the register **CMU\_CLK\_EN**.

The clock frequencies  $f_{CMU\_ECLK[z]} = 1/T_{CMU\_ECLK[z]}$  of the external clocks are controlled with the registers **CMU\_ECLK\_[z]\_NUM** and **CMU\_ECLK\_[z]\_DEN** as follows:

## $T_{CMU\_ECLK}[z] = (ECLK[z]\_NUM/ECLK[z]\_DEN) * T_{CLSO\_CLK}$

and is implemented according the following algorithm

(Z:CMU\_ECLK\_[z]\_NUM(23:0); N: CMU\_ECLK\_[z]\_DEN(23:0); Z,N >0; Z>=N; CMU\_ECLK[z]='0'):

- (1) Set remainder (*R*), operand1 (*OP1*) and operand2 (*OP2*) register during INIT-phase (with implicit conversion to signed): *R*=*Z*, *OP1*=*N*, *OP2*=*N*-*Z*;
- (2) After leaving INIT-phase (CMU\_ECLK[z] has been enabled) the sign of remainder R for each CLSO\_CLK cycle will be checked:
- (3) If R>0 keep updating remainder and keep CMU\_ECLK[z]: R=R-OP1;
- (4) If R<0 update remainder and toggle CMU\_ECLK[z]: R=R-OP2;

After at most (Z/N+1) subtractions (3) there will be a negative R and an active phase of the generated clock enable (for one cycle) will be triggered (4). The remainder R is a measure for the distance to a real Z/N clock and will be regarded for the next generated clock toggle phase. The new R value will be R=R+(Z-N). In the worst case the remainder R will sum up to an additional cycle in the generated clock toggle period after Z-cycles. In the other cases equally distributed additional cycles will be inserted for the generated clock toggle. If Z is an integer multiple of N no additional cycles will be included for the generated clock toggle at all. Note that for a better resource sharing all arithmetic has been reduced to subtractions and the initialization of the remainder R uses the complement of (Z-N).

The default value of the CMU\_ECLK[z] output is low.

### 28.10.6 CMU Configuration Register Overview

Table 25 CMU Configuration Register Overview

| Register Name    | Description                              | see Page |
|------------------|------------------------------------------|----------|
| CMU_CLK_EN       | CMU clock enable                         | 107      |
| CMU_GCLK_NUM     | CMU global clock control numerator       | 108      |
| CMU_GCLK_DEN     | CMU global clock control denominator     | 108      |
| CMU_CLK_[z]_CTRL | CMU control for clock source z           | 109      |
| CMU_ECLK_[z]_NUM | CMU external clock z control numerator   | 110      |
| CMU_ECLK_[z]_DEN | CMU external clock z control denominator | 110      |
| CMU_FXCLK_CTRL   | CMU control FXCLK sub-unit input clock   | 111      |
| CMU_GLB_CTRL     | CMU synchronizing ARU and clock source   | 112      |
| CMU_CLK_CTRL     | CMU control for clock source selection   | 113      |



# 28.10.7 CMU Configuration Register Description

# 28.10.7.1 Register CMU\_CLK\_EN

# **CMU Clock Enable Register**

# CMU\_CLK\_EN

| CMU C | lock Er | nable R | egiste | r   |      | (000300 <sub>H</sub> ) |      |      |      | Application Reset Value: 0000 000 |      |      |      |      | 0000 <sub>H</sub> |
|-------|---------|---------|--------|-----|------|------------------------|------|------|------|-----------------------------------|------|------|------|------|-------------------|
| 31    | 30      | 29      | 28     | 27  | 26   | 25                     | 24   | 23   | 22   | 21                                | 20   | 19   | 18   | 17   | 16                |
|       | 1       | 1       | '      | 0   | 1    |                        | !    | EN_F | XCLK | EN_E                              | CLK2 | EN_E | CLK1 | EN_E | CLKO              |
|       | 1       | 1       | 1      | r   | 1    | 1                      | 1    | r    | N    | r                                 | W    | r    | W    | r    | W                 |
| 15    | 14      | 13      | 12     | 11  | 10   | 9                      | 8    | 7    | 6    | 5                                 | 4    | 3    | 2    | 1    | 0                 |
| EN_   | CLK7    | EN_     | CLK6   | EN_ | CLK5 | EN_                    | CLK4 | EN_C | CLK3 | EN_                               | CLK2 | EN_  | CLK1 | EN_C | CLKO              |
| r     | W       | r       | w      | r   | w    | r                      | W    | r۱   | N    | r                                 | w    | r    | w    | r    | W                 |

| Field               | Bits              | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_CLKx<br>(x=0-7)  | 2*x+1:2*x         | rw   | Enable clock source x  Any read access to an EN_CLK[x], EN_ECLK[z] or EN_FXCLK bit field will always result in a value 00 or 11 indicating current state. A modification of the state is only performed with the values 01 and 10. Writing the values 00 and 11 is always ignored.  Any disabling to EN_CLK[x] will be reset internal counters for configurable clocks.  00 <sub>B</sub> Clock source is disabled (ignore write access)  01 <sub>B</sub> Disable clock signal and reset internal states  10 <sub>B</sub> Enable clock signal  11 <sub>B</sub> Clock signal enabled (ignore write access) |
| EN_ECLKx<br>(x=0-2) | 2*x+17:2*x<br>+16 | rw   | Enable ECLK x generation sub-unit Coding see bit EN_CLKx.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EN_FXCLK            | 23:22             | rw   | Enable all CMU_FXCLK, see bits 1:0  An enable to EN_FXCLK from disable state will be reset internal fixed clock counters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0                   | 31:24             | r    | Reserved Read as zero, shall be written as zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



## 28.10.7.2 Register CMU\_GCLK\_NUM

#### **CMU Global Clock Control Numerator**

| CMU_G | _        |    | ontrol | Numer | ator |    | (00030 | 04 <sub>H</sub> ) |          | Ар | plicatio | on Res | et Valu | e: 0000 | 0001 <sub>H</sub> |
|-------|----------|----|--------|-------|------|----|--------|-------------------|----------|----|----------|--------|---------|---------|-------------------|
| 31    | 30       | 29 | 28     | 27    | 26   | 25 | 24     | 23                | 22       | 21 | 20       | 19     | 18      | 17      | 16                |
|       | ı        | •  |        | 0     |      | Į. | GCLK   | _NUM              | ,        | ļ. | '        |        |         |         |                   |
| L     | I        | 1  | 1      | r     | 1    | 1  | 1      |                   | <u> </u> | I  | r        | W      | 1       | I       |                   |
| 15    | 14       | 13 | 12     | 11    | 10   | 9  | 8      | 7                 | 6        | 5  | 4        | 3      | 2       | 1       | 0                 |
|       | GCLK_NUM |    |        |       |      |    |        |                   |          |    |          |        |         |         |                   |
|       | 1        | 1  | 1      | 1     | 1    | 1  | r      | W                 |          | I  | 1        | 1      | 1       | 1       |                   |

| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCLK_NUM | 23:0  | rw   | Value can only be modified when all clock enables EN_CLK[x] and the EN_FXCLK are disabled.  The CMU hardware alters the content of CMU_GCLK_NUM and CMU_GCLK_DEN automatically to 0x1, if CMU_GCLK_NUM is specified less than CMU_GCLK_DEN or one of the values is specified with a value zero. Thus, a secure way for altering the values is writing twice to the register CMU_GCLK_NUM followed by a single write to register CMU_GCLK_DEN. |
| 0        | 31:24 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                                                                                                                                                                                                                                                                               |

# 28.10.7.3 Register CMU\_GCLK\_DEN

#### **CMU Global Clock Control Denominator**

#### CMU\_GCLK\_DEN **CMU Global Clock Control Denominator** $(000308_{H})$ Application Reset Value: 0000 0001<sub>H</sub> GCLK\_DEN rw GCLK\_DEN rw



| Field    | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCLK_DEN | 23:0  | rw   | Value can only be modified when all clock enables EN_CLK[x] and the EN_FXCLK are disabled.  The CMU hardware alters the content of CMU_GCLK_NUM and CMU_GCLK_DEN automatically to 0x1, if CMU_GCLK_NUM is specified less than CMU_GCLK_DEN or one of the values is specified with a value zero. Thus, a secure way for altering the values is writing twice to the register CMU_GCLK_NUM followed by a single write to register CMU_GCLK_DEN. |
| 0        | 31:24 | r    | <b>Reserved</b> Read as zero, shall be written as zero                                                                                                                                                                                                                                                                                                                                                                                        |

# 28.10.7.4 Register CMU\_CLK\_[z]\_CTRL

### CMU Control for Clock Source z

| CMU_C |    | -  | -  | rce z |    | (0  | 0030C | <sub>H</sub> +z*4) |    | Ар | plicatio | on Res | et Valu | e: 0000 | 0 0000 <sub>H</sub> |
|-------|----|----|----|-------|----|-----|-------|--------------------|----|----|----------|--------|---------|---------|---------------------|
| 31    | 30 | 29 | 28 | 27    | 26 | 25  | 24    | 23                 | 22 | 21 | 20       | 19     | 18      | 17      | 16                  |
|       |    |    | 0  |       |    | CLK | _SEL  |                    | •  |    | CLK_     | CNT    |         |         |                     |
|       | 1  |    | r  |       |    | r   | rw    |                    |    |    |          |        |         |         |                     |
| 15    | 14 | 13 | 12 | 11    | 10 | 9   | 8     | 7                  | 6  | 5  | 4        | 3      | 2       | 1       | 0                   |
|       | 1  |    | 1  | 1     | 1  | 1   | CLK   | _CNT               | 1  | 1  |          | 1      | 1       | 1       | 1                   |
| 1     |    | '  | •  | "     |    |     | r     | w                  |    |    | '        |        | •       |         | .1                  |

| Field   | Bits      | Туре | Description                                                                                                                                                                                     |
|---------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_CNT | De<br>Val |      | Clock count  Defines count value for the clock divider.  Value can only be modified when clock enable EN_CLKz and EN_ECLK1 are disabled.                                                        |
| CLK_SEL | 25:24     | rw   | Clock source selection for CMU_CLKz Value can only be modified when clock enable EN_CLKz and EN_ECLK1 are disabled.  Note: The existence and interpretation of this bit field depends on z. z>5 |
| 0       | 31:26     | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                |



# 28.10.7.5 Register CMU\_ECLK\_[z]\_NUM

# **CMU External Clock z Control Numerator**

#### CMU\_ECLK\_z\_NUM (z=0-2)

| CMU E    | xterna | –<br>l Clock | z Cont   | rol Nu | merato | r (0 | 0032C | <sub>H</sub> +z*8) |          | Ар | plicati | on Res | et Valu  | e: 0000 | 0 0001 <sub>H</sub> |
|----------|--------|--------------|----------|--------|--------|------|-------|--------------------|----------|----|---------|--------|----------|---------|---------------------|
| 31       | 30     | 29           | 28       | 27     | 26     | 25   | 24    | 23                 | 22       | 21 | 20      | 19     | 18       | 17      | 16                  |
|          | •      | ı            |          | 0      | •      |      | •     |                    | ļ        |    | ECLK    | _NUM   | ı        |         |                     |
|          | 1      | 1            | <u>1</u> | r      | 1      | 1    | 1     |                    | <u> </u> | 1  | r       | W      | <u> </u> | 1       |                     |
| 15       | 14     | 13           | 12       | 11     | 10     | 9    | 8     | 7                  | 6        | 5  | 4       | 3      | 2        | 1       | 0                   |
|          |        |              |          |        |        |      | ECLK  | _NUM               |          |    |         |        |          |         |                     |
| <u> </u> |        | I            | l        | 1      |        | 1    | r     | W                  |          | 1  | 1       | l      | l        | 1       |                     |

| Field    | Bits  | Туре | Description                            |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|----------|-------|------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| ECLK_NUM | 23:0  | rw   | _                                      | <b>ECLK_NUM</b> Numerator for external clock divider. Defines numerator of the fractional divider.                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|          |       |      | Note:                                  | Value can only be modified when clock enable <b>EN_ECLK[z]</b> disabled.                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|          |       |      | Note:                                  | The CMU hardware alters the content of CMU_ECLK_[z]_NUM and CMU_ECLK_[z]_DEN automatically to 0x1, if CMU_ECLK_[z]_NUM is specified less than CMU_ECLK_[z]_DEN or one of the values is specified with a value zero. Thus, a secure way for altering the values is writing twice to the register CMU_ECLK_[z]_NUM followed by a single write to register CMU_ECLK_[z]_DEN. |  |  |  |  |  |  |  |
| 0        | 31:24 | r    | Reserved                               |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|          |       |      | Read as zero, shall be written as zero |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |

# 28.10.7.6 Register CMU\_ECLK\_[z]\_DEN

## **CMU External Clock z Control Denominator**

#### CMU\_ECLK\_z\_DEN (z=0-2)

| CMUE     | xterna | l Clock | z Cont | rol Der | nomina | Application Reset Value: 0000 0001, |    |    |     |    |      |      |    |    |    |
|----------|--------|---------|--------|---------|--------|-------------------------------------|----|----|-----|----|------|------|----|----|----|
| 31       | 30     | 29      | 28     | 27      | 26     | 25                                  | 24 | 23 | 22  | 21 | 20   | 19   | 18 | 17 | 16 |
|          |        | ı       |        | 0       | •      | ı                                   | ı  |    | ļ   | ı  | ECLK | _DEN | ı  | ı  |    |
|          | 1      | l       | 1      | r       | 1      | I .                                 |    | I  | I . | r  | W    | l    | I  |    |    |
| 15       | 14     | 13      | 12     | 11      | 10     | 9                                   | 8  | 7  | 6   | 5  | 4    | 3    | 2  | 1  | 0  |
| ECLK_DEN |        |         |        |         |        |                                     |    |    |     |    |      |      |    |    |    |
| 1        | 1      | 1       | 1      | 1       | 1      | 1                                   | r  | N  |     | 1  | 1    | ll   | 1  | ll |    |



| Field    | Bits  | Type Description |            |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|----------|-------|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ECLK_DEN | 23:0  | rw               | ECLK_DEI   | N<br>ator for external clock divider. Defines denominator of the                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|          |       |                  | Note:      | The CMU hardware alters the content of CMU_ECLK_[z]_NUM and CMU_ECLK_[z]_DEN automatically to 0x1, if CMU_ECLK_[z]_NUM is specified less than CMU_ECLK_[z]_DEN or one of the values is specified with a value zero. Thus, a secure way for altering the values is writing twice to the register CMU_ECLK_[z]_NUM followed by a single write to register CMU_ECLK_[z]_DEN. |  |  |  |  |  |
| 0        | 31:24 | r                | Reserved   |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|          |       |                  | Read as ze | ero, shall be written as zero                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |

# 28.10.7.7 Register CMU\_FXCLK\_CTRL

### **CMU Control FXCLK Sub-Unit Input Clock**

| CMU_F    |    |    | Sub-U | nit Inp | ut Cloc | k  | (00034 | 14 <sub>H</sub> ) |    | Ap | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|----------|----|----|-------|---------|---------|----|--------|-------------------|----|----|---------|--------|---------|---------|-------------------|
| 31       | 30 | 29 | 28    | 27      | 26      | 25 | 24     | 23                | 22 | 21 | 20      | 19     | 18      | 17      | 16                |
|          |    |    |       |         |         |    |        | 0                 |    |    |         |        |         |         |                   |
| <u> </u> |    |    |       |         |         |    |        | r                 |    |    |         |        |         |         |                   |
| 15       | 14 | 13 | 12    | 11      | 10      | 9  | 8      | 7                 | 6  | 5  | 4       | 3      | 2       | 1       | 0                 |
|          |    |    |       |         | (       |    |        |                   |    |    |         |        | FXCLI   | K_SEL   |                   |
|          |    |    |       |         | ı       | ſ  | 1      |                   |    |    |         |        | r       | W       |                   |



| Field     | Bits | Туре | Description                                                         |  |  |  |  |
|-----------|------|------|---------------------------------------------------------------------|--|--|--|--|
| FXCLK_SEL | 3:0  | rw   | Input clock selection for EN_FXCLK line                             |  |  |  |  |
|           |      |      | This value can only be written when the CMU_FXCLK generation is     |  |  |  |  |
|           |      |      | disabled. See bits 2322 in register CMU_CLK_EN.                     |  |  |  |  |
|           |      |      | Other values for FXCLK_SEL are reserved and should not be used, but |  |  |  |  |
|           |      |      | they behave like FXCLK_SEL = 0.                                     |  |  |  |  |
|           |      |      | 0 <sub>H</sub> CMU_GCLK_EN selected                                 |  |  |  |  |
|           |      |      | 1 <sub>H</sub> CMU_CLK0 selected                                    |  |  |  |  |
|           |      |      | 2 <sub>H</sub> CMU_CLK1 selected                                    |  |  |  |  |
|           |      |      | 3 <sub>H</sub> CMU_CLK2 selected                                    |  |  |  |  |
|           |      |      | 4 <sub>H</sub> CMU_CLK3 selected                                    |  |  |  |  |
|           |      |      | 5 <sub>H</sub> CMU_CLK4 selected                                    |  |  |  |  |
|           |      |      | 6 <sub>H</sub> CMU_CLK5 selected                                    |  |  |  |  |
|           |      |      | 7 <sub>H</sub> CMU_CLK6 selected                                    |  |  |  |  |
|           |      |      | 8 <sub>H</sub> CMU_CLK7 selected                                    |  |  |  |  |
|           |      |      | CMU_CLK7 selected                                                   |  |  |  |  |
| 0         | 31:4 | r    | Reserved                                                            |  |  |  |  |
|           |      |      | Read as zero, shall be written as zero.                             |  |  |  |  |

# 28.10.7.8 Register CMU\_GLB\_CTRL

### **CMU Synchronizing ARU and Clock Source**

# CMU GLB CTRL

| _  | ynchro |    | ARU a | nd Cloc | k Sour | ce | (0003 | 48 <sub>H</sub> ) |    | Ap | plicati | on Res | et Valu | e: 000 | 0 0000 <sub>H</sub>         |
|----|--------|----|-------|---------|--------|----|-------|-------------------|----|----|---------|--------|---------|--------|-----------------------------|
| 31 | 30     | 29 | 28    | 27      | 26     | 25 | 24    | 23                | 22 | 21 | 20      | 19     | 18      | 17     | 16                          |
|    | ı      | 1  | ı     | 1       | ı      | ı  | '     | 0                 |    | 1  | 1       |        | ı       | ı      | ı                           |
|    | 1      |    | 1     |         |        |    |       | r                 |    | 1  | 1       |        | 1       | 1      |                             |
| 15 | 14     | 13 | 12    | 11      | 10     | 9  | 8     | 7                 | 6  | 5  | 4       | 3      | 2       | 1      | 0                           |
|    | 1      |    | 1     | 1       | 1      | 1  | 0     | 1                 | 1  | 1  |         | 1      |         | 1      | ARU_A<br>DDR_<br>RSTGL<br>B |
|    |        | *  | •     | *       | *      | 4  | r     | *                 |    | +  |         | ,      |         |        | rw                          |

| Field               | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARU_ADDR_R<br>STGLB | 0    | rw   | Reset ARU caddr counter and ARU dynamic route counter Writing value 1 to this bit field results in a request to reset the ARU caddr counter and ARU dynamic route counter. The next following write access to register CMU_CLK_EN applies the ARU caddr counter reset, ARU dynamic route counter reset and resets this bit. This feature can be used to synchronize the ARU round trip time to the CMU clocks. This bit is write protected. Before writing to this bit set bit RF_PROT of register GTM_CTRL to 0. |



| Field | Bits | Туре | Description                            |
|-------|------|------|----------------------------------------|
| 0     | 31:1 | r    | Reserved                               |
|       |      |      | Read as zero, shall be written as zero |

# 28.10.7.9 Register CMU\_CLK\_CTRL

#### **CMU Control for Clock Source Selection**

| CMU C | ontrol | for Clo | ck Sou | rce Se | lection |    | (00034 | 4С <sub>н</sub> ) |       | Ар    | plicatio | on Res | et Valu                  | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|---------|--------|--------|---------|----|--------|-------------------|-------|-------|----------|--------|--------------------------|---------|-------------------|
| 31    | 30     | 29      | 28     | 27     | 26      | 25 | 24     | 23                | 22    | 21    | 20       | 19     | 18                       | 17      | 16                |
|       | 1      |         |        |        |         |    |        | 0                 |       |       |          |        |                          |         |                   |
|       |        |         |        | 1      |         |    |        | r                 |       |       |          |        |                          |         |                   |
| 15    | 14     | 13      | 12     | 11     | 10      | 9  | 8      | 7                 | 6     | 5     | 4        | 3      | 2                        | 1       | 0                 |
|       | 1      | 1       | 0      | 1      | 1       |    | EXT_D  | EXT_D             | EXT_D | EXT_D | EXT_D    | EXT_D  | CLK2_<br>EXT_D<br>IVIDER | EXT_D   | EXT_D             |
|       |        |         | r      | •      |         |    | rw     | rw                | rw    | rw    | rw       | rw     | rw                       | rw      | rw                |

| Field                | Bits | Туре | Description                                                                                                                                                                                                        |
|----------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKO_EXT_DI<br>VIDER | 0    | rw   | Clock source selection for CMU_CLK_0_CTRL  Value can only be modified when clock enable EN_CLK0 and EN_ECLK1 are disabled.  0 <sub>B</sub> Use Clock Source CMU_GCLK_EN  1 <sub>B</sub> Use Clock Source CMU_ECLK1 |
| CLK1_EXT_DI<br>VIDER | 1    | rw   | Clock source selection for CMU_CLK_1_CTRL Value can only be modified when clock enable EN_CLK1 and EN_ECLK1 are disabled.                                                                                          |
| CLK2_EXT_DI<br>VIDER | 2    | rw   | Clock source selection for CMU_CLK_2_CTRL Value can only be modified when clock enable EN_CLK2 and EN_ECLK1 are disabled.                                                                                          |
| CLK3_EXT_DI<br>VIDER | 3    | rw   | Clock source selection for CMU_CLK_3_CTRL Value can only be modified when clock enable EN_CLK3 and EN_ECLK1 are disabled.                                                                                          |
| CLK4_EXT_DI<br>VIDER | 4    | rw   | Clock source selection for CMU_CLK_4_CTRL Value can only be modified when clock enable EN_CLK4 and EN_ECLK1 are disabled.                                                                                          |
| CLK5_EXT_DI<br>VIDER | 5    | rw   | Clock source selection for CMU_CLK_5_CTRL Value can only be modified when clock enable EN_CLK5 and EN_ECLK1 are disabled.                                                                                          |
| CLK6_EXT_DI<br>VIDER | 6    | rw   | Clock source selection for CMU_CLK_6_CTRL Value can only be modified when clock enable EN_CLK6 and EN_ECLK1 are disabled.                                                                                          |

# **AURIX™ TC3xx**



## **Generic Timer Module (GTM)**

| Field                | Bits | Туре | Description                                                                                                                                                                     |  |  |  |  |  |
|----------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CLK7_EXT_DI<br>VIDER | 7    | rw   | Clock source selection for CMU_CLK_7_CTRL  Value can only be modified when clock enable EN_CLK7 and EN_ECLK are disabled.                                                       |  |  |  |  |  |
| CLK8_EXT_DI<br>VIDER | 8    | rw   | Clock source selection for CMU_CLK8  Value can only be modified when EN_ECLK0 is disabled.  0 <sub>B</sub> Use Clock Source CLS0_CLK  1 <sub>B</sub> Use Clock Source CMU_ECLK0 |  |  |  |  |  |
| 0                    | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                |  |  |  |  |  |